stm32f10x_rcc.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472
  1. /**
  2. ******************************************************************************
  3. * @file stm32f10x_rcc.c
  4. * @author MCD Application Team
  5. * @version V3.5.0
  6. * @date 11-March-2011
  7. * @brief This file provides all the RCC firmware functions.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
  12. * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
  13. * TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
  14. * DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
  15. * FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
  16. * CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
  17. *
  18. * <h2><center>&copy; COPYRIGHT 2011 STMicroelectronics</center></h2>
  19. ******************************************************************************
  20. */
  21. /* Includes ------------------------------------------------------------------*/
  22. #include "crutchs.h"
  23. #include "stm32f10x_rcc.h"
  24. /** @addtogroup STM32F10x_StdPeriph_Driver
  25. * @{
  26. */
  27. /** @defgroup RCC
  28. * @brief RCC driver modules
  29. * @{
  30. */
  31. /** @defgroup RCC_Private_TypesDefinitions
  32. * @{
  33. */
  34. /**
  35. * @}
  36. */
  37. /** @defgroup RCC_Private_Defines
  38. * @{
  39. */
  40. /* ------------ RCC registers bit address in the alias region ----------- */
  41. #define RCC_OFFSET (RCC_BASE - PERIPH_BASE)
  42. /* --- CR Register ---*/
  43. /* Alias word address of HSION bit */
  44. #define CR_OFFSET (RCC_OFFSET + 0x00)
  45. #define HSION_BitNumber 0x00
  46. #define CR_HSION_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (HSION_BitNumber * 4))
  47. /* Alias word address of PLLON bit */
  48. #define PLLON_BitNumber 0x18
  49. #define CR_PLLON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLLON_BitNumber * 4))
  50. #ifdef STM32F10X_CL
  51. /* Alias word address of PLL2ON bit */
  52. #define PLL2ON_BitNumber 0x1A
  53. #define CR_PLL2ON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLL2ON_BitNumber * 4))
  54. /* Alias word address of PLL3ON bit */
  55. #define PLL3ON_BitNumber 0x1C
  56. #define CR_PLL3ON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (PLL3ON_BitNumber * 4))
  57. #endif /* STM32F10X_CL */
  58. /* Alias word address of CSSON bit */
  59. #define CSSON_BitNumber 0x13
  60. #define CR_CSSON_BB (PERIPH_BB_BASE + (CR_OFFSET * 32) + (CSSON_BitNumber * 4))
  61. /* --- CFGR Register ---*/
  62. /* Alias word address of USBPRE bit */
  63. #define CFGR_OFFSET (RCC_OFFSET + 0x04)
  64. #ifndef STM32F10X_CL
  65. #define USBPRE_BitNumber 0x16
  66. #define CFGR_USBPRE_BB (PERIPH_BB_BASE + (CFGR_OFFSET * 32) + (USBPRE_BitNumber * 4))
  67. #else
  68. #define OTGFSPRE_BitNumber 0x16
  69. #define CFGR_OTGFSPRE_BB (PERIPH_BB_BASE + (CFGR_OFFSET * 32) + (OTGFSPRE_BitNumber * 4))
  70. #endif /* STM32F10X_CL */
  71. /* --- BDCR Register ---*/
  72. /* Alias word address of RTCEN bit */
  73. #define BDCR_OFFSET (RCC_OFFSET + 0x20)
  74. #define RTCEN_BitNumber 0x0F
  75. #define BDCR_RTCEN_BB (PERIPH_BB_BASE + (BDCR_OFFSET * 32) + (RTCEN_BitNumber * 4))
  76. /* Alias word address of BDRST bit */
  77. #define BDRST_BitNumber 0x10
  78. #define BDCR_BDRST_BB (PERIPH_BB_BASE + (BDCR_OFFSET * 32) + (BDRST_BitNumber * 4))
  79. /* --- CSR Register ---*/
  80. /* Alias word address of LSION bit */
  81. #define CSR_OFFSET (RCC_OFFSET + 0x24)
  82. #define LSION_BitNumber 0x00
  83. #define CSR_LSION_BB (PERIPH_BB_BASE + (CSR_OFFSET * 32) + (LSION_BitNumber * 4))
  84. #ifdef STM32F10X_CL
  85. /* --- CFGR2 Register ---*/
  86. /* Alias word address of I2S2SRC bit */
  87. #define CFGR2_OFFSET (RCC_OFFSET + 0x2C)
  88. #define I2S2SRC_BitNumber 0x11
  89. #define CFGR2_I2S2SRC_BB (PERIPH_BB_BASE + (CFGR2_OFFSET * 32) + (I2S2SRC_BitNumber * 4))
  90. /* Alias word address of I2S3SRC bit */
  91. #define I2S3SRC_BitNumber 0x12
  92. #define CFGR2_I2S3SRC_BB (PERIPH_BB_BASE + (CFGR2_OFFSET * 32) + (I2S3SRC_BitNumber * 4))
  93. #endif /* STM32F10X_CL */
  94. /* ---------------------- RCC registers bit mask ------------------------ */
  95. /* CR register bit mask */
  96. #define CR_HSEBYP_Reset ((uint32_t)0xFFFBFFFF)
  97. #define CR_HSEBYP_Set ((uint32_t)0x00040000)
  98. #define CR_HSEON_Reset ((uint32_t)0xFFFEFFFF)
  99. #define CR_HSEON_Set ((uint32_t)0x00010000)
  100. #define CR_HSITRIM_Mask ((uint32_t)0xFFFFFF07)
  101. /* CFGR register bit mask */
  102. #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL) || defined (STM32F10X_CL)
  103. #define CFGR_PLL_Mask ((uint32_t)0xFFC2FFFF)
  104. #else
  105. #define CFGR_PLL_Mask ((uint32_t)0xFFC0FFFF)
  106. #endif /* STM32F10X_CL */
  107. #define CFGR_PLLMull_Mask ((uint32_t)0x003C0000)
  108. #define CFGR_PLLSRC_Mask ((uint32_t)0x00010000)
  109. #define CFGR_PLLXTPRE_Mask ((uint32_t)0x00020000)
  110. #define CFGR_SWS_Mask ((uint32_t)0x0000000C)
  111. #define CFGR_SW_Mask ((uint32_t)0xFFFFFFFC)
  112. #define CFGR_HPRE_Reset_Mask ((uint32_t)0xFFFFFF0F)
  113. #define CFGR_HPRE_Set_Mask ((uint32_t)0x000000F0)
  114. #define CFGR_PPRE1_Reset_Mask ((uint32_t)0xFFFFF8FF)
  115. #define CFGR_PPRE1_Set_Mask ((uint32_t)0x00000700)
  116. #define CFGR_PPRE2_Reset_Mask ((uint32_t)0xFFFFC7FF)
  117. #define CFGR_PPRE2_Set_Mask ((uint32_t)0x00003800)
  118. #define CFGR_ADCPRE_Reset_Mask ((uint32_t)0xFFFF3FFF)
  119. #define CFGR_ADCPRE_Set_Mask ((uint32_t)0x0000C000)
  120. /* CSR register bit mask */
  121. #define CSR_RMVF_Set ((uint32_t)0x01000000)
  122. #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL) || defined (STM32F10X_CL)
  123. /* CFGR2 register bit mask */
  124. #define CFGR2_PREDIV1SRC ((uint32_t)0x00010000)
  125. #define CFGR2_PREDIV1 ((uint32_t)0x0000000F)
  126. #endif
  127. #ifdef STM32F10X_CL
  128. #define CFGR2_PREDIV2 ((uint32_t)0x000000F0)
  129. #define CFGR2_PLL2MUL ((uint32_t)0x00000F00)
  130. #define CFGR2_PLL3MUL ((uint32_t)0x0000F000)
  131. #endif /* STM32F10X_CL */
  132. /* RCC Flag Mask */
  133. #define FLAG_Mask ((uint8_t)0x1F)
  134. /* CIR register byte 2 (Bits[15:8]) base address */
  135. #define CIR_BYTE2_ADDRESS ((uint32_t)0x40021009)
  136. /* CIR register byte 3 (Bits[23:16]) base address */
  137. #define CIR_BYTE3_ADDRESS ((uint32_t)0x4002100A)
  138. /* CFGR register byte 4 (Bits[31:24]) base address */
  139. #define CFGR_BYTE4_ADDRESS ((uint32_t)0x40021007)
  140. /* BDCR register base address */
  141. #define BDCR_ADDRESS (PERIPH_BASE + BDCR_OFFSET)
  142. /**
  143. * @}
  144. */
  145. /** @defgroup RCC_Private_Macros
  146. * @{
  147. */
  148. /**
  149. * @}
  150. */
  151. /** @defgroup RCC_Private_Variables
  152. * @{
  153. */
  154. static __I uint8_t APBAHBPrescTable[16] = {0, 0, 0, 0, 1, 2, 3, 4, 1, 2, 3, 4, 6, 7, 8, 9};
  155. static __I uint8_t ADCPrescTable[4] = {2, 4, 6, 8};
  156. /**
  157. * @}
  158. */
  159. /** @defgroup RCC_Private_FunctionPrototypes
  160. * @{
  161. */
  162. /**
  163. * @}
  164. */
  165. /** @defgroup RCC_Private_Functions
  166. * @{
  167. */
  168. /**
  169. * @brief Resets the RCC clock configuration to the default reset state.
  170. * @param None
  171. * @retval None
  172. */
  173. void RCC_DeInit(void)
  174. {
  175. /* Set HSION bit */
  176. RCC->CR |= (uint32_t)0x00000001;
  177. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  178. #ifndef STM32F10X_CL
  179. RCC->CFGR &= (uint32_t)0xF8FF0000;
  180. #else
  181. RCC->CFGR &= (uint32_t)0xF0FF0000;
  182. #endif /* STM32F10X_CL */
  183. /* Reset HSEON, CSSON and PLLON bits */
  184. RCC->CR &= (uint32_t)0xFEF6FFFF;
  185. /* Reset HSEBYP bit */
  186. RCC->CR &= (uint32_t)0xFFFBFFFF;
  187. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  188. RCC->CFGR &= (uint32_t)0xFF80FFFF;
  189. #ifdef STM32F10X_CL
  190. /* Reset PLL2ON and PLL3ON bits */
  191. RCC->CR &= (uint32_t)0xEBFFFFFF;
  192. /* Disable all interrupts and clear pending bits */
  193. RCC->CIR = 0x00FF0000;
  194. /* Reset CFGR2 register */
  195. RCC->CFGR2 = 0x00000000;
  196. #elif defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL)
  197. /* Disable all interrupts and clear pending bits */
  198. RCC->CIR = 0x009F0000;
  199. /* Reset CFGR2 register */
  200. RCC->CFGR2 = 0x00000000;
  201. #else
  202. /* Disable all interrupts and clear pending bits */
  203. RCC->CIR = 0x009F0000;
  204. #endif /* STM32F10X_CL */
  205. }
  206. /**
  207. * @brief Configures the External High Speed oscillator (HSE).
  208. * @note HSE can not be stopped if it is used directly or through the PLL as system clock.
  209. * @param RCC_HSE: specifies the new state of the HSE.
  210. * This parameter can be one of the following values:
  211. * @arg RCC_HSE_OFF: HSE oscillator OFF
  212. * @arg RCC_HSE_ON: HSE oscillator ON
  213. * @arg RCC_HSE_Bypass: HSE oscillator bypassed with external clock
  214. * @retval None
  215. */
  216. void RCC_HSEConfig(uint32_t RCC_HSE)
  217. {
  218. /* Check the parameters */
  219. assert_param(IS_RCC_HSE(RCC_HSE));
  220. /* Reset HSEON and HSEBYP bits before configuring the HSE ------------------*/
  221. /* Reset HSEON bit */
  222. RCC->CR &= CR_HSEON_Reset;
  223. /* Reset HSEBYP bit */
  224. RCC->CR &= CR_HSEBYP_Reset;
  225. /* Configure HSE (RCC_HSE_OFF is already covered by the code section above) */
  226. switch(RCC_HSE)
  227. {
  228. case RCC_HSE_ON:
  229. /* Set HSEON bit */
  230. RCC->CR |= CR_HSEON_Set;
  231. break;
  232. case RCC_HSE_Bypass:
  233. /* Set HSEBYP and HSEON bits */
  234. RCC->CR |= CR_HSEBYP_Set | CR_HSEON_Set;
  235. break;
  236. default:
  237. break;
  238. }
  239. }
  240. /**
  241. * @brief Waits for HSE start-up.
  242. * @param None
  243. * @retval An ErrorStatus enumuration value:
  244. * - SUCCESS: HSE oscillator is stable and ready to use
  245. * - ERROR: HSE oscillator not yet ready
  246. */
  247. ErrorStatus RCC_WaitForHSEStartUp(void)
  248. {
  249. __IO uint32_t StartUpCounter = 0;
  250. ErrorStatus status = ERROR;
  251. FlagStatus HSEStatus = RESET;
  252. /* Wait till HSE is ready and if Time out is reached exit */
  253. do
  254. {
  255. HSEStatus = RCC_GetFlagStatus(RCC_FLAG_HSERDY);
  256. StartUpCounter++;
  257. } while((StartUpCounter != HSE_STARTUP_TIMEOUT) && (HSEStatus == RESET));
  258. if (RCC_GetFlagStatus(RCC_FLAG_HSERDY) != RESET)
  259. {
  260. status = SUCCESS;
  261. }
  262. else
  263. {
  264. status = ERROR;
  265. }
  266. return (status);
  267. }
  268. /**
  269. * @brief Adjusts the Internal High Speed oscillator (HSI) calibration value.
  270. * @param HSICalibrationValue: specifies the calibration trimming value.
  271. * This parameter must be a number between 0 and 0x1F.
  272. * @retval None
  273. */
  274. void RCC_AdjustHSICalibrationValue(uint8_t HSICalibrationValue)
  275. {
  276. uint32_t tmpreg = 0;
  277. /* Check the parameters */
  278. assert_param(IS_RCC_CALIBRATION_VALUE(HSICalibrationValue));
  279. tmpreg = RCC->CR;
  280. /* Clear HSITRIM[4:0] bits */
  281. tmpreg &= CR_HSITRIM_Mask;
  282. /* Set the HSITRIM[4:0] bits according to HSICalibrationValue value */
  283. tmpreg |= (uint32_t)HSICalibrationValue << 3;
  284. /* Store the new value */
  285. RCC->CR = tmpreg;
  286. }
  287. /**
  288. * @brief Enables or disables the Internal High Speed oscillator (HSI).
  289. * @note HSI can not be stopped if it is used directly or through the PLL as system clock.
  290. * @param NewState: new state of the HSI. This parameter can be: ENABLE or DISABLE.
  291. * @retval None
  292. */
  293. void RCC_HSICmd(FunctionalState NewState)
  294. {
  295. /* Check the parameters */
  296. assert_param(IS_FUNCTIONAL_STATE(NewState));
  297. *(__IO uint32_t *) CR_HSION_BB = (uint32_t)NewState;
  298. }
  299. /**
  300. * @brief Configures the PLL clock source and multiplication factor.
  301. * @note This function must be used only when the PLL is disabled.
  302. * @param RCC_PLLSource: specifies the PLL entry clock source.
  303. * For @b STM32_Connectivity_line_devices or @b STM32_Value_line_devices,
  304. * this parameter can be one of the following values:
  305. * @arg RCC_PLLSource_HSI_Div2: HSI oscillator clock divided by 2 selected as PLL clock entry
  306. * @arg RCC_PLLSource_PREDIV1: PREDIV1 clock selected as PLL clock entry
  307. * For @b other_STM32_devices, this parameter can be one of the following values:
  308. * @arg RCC_PLLSource_HSI_Div2: HSI oscillator clock divided by 2 selected as PLL clock entry
  309. * @arg RCC_PLLSource_HSE_Div1: HSE oscillator clock selected as PLL clock entry
  310. * @arg RCC_PLLSource_HSE_Div2: HSE oscillator clock divided by 2 selected as PLL clock entry
  311. * @param RCC_PLLMul: specifies the PLL multiplication factor.
  312. * For @b STM32_Connectivity_line_devices, this parameter can be RCC_PLLMul_x where x:{[4,9], 6_5}
  313. * For @b other_STM32_devices, this parameter can be RCC_PLLMul_x where x:[2,16]
  314. * @retval None
  315. */
  316. void RCC_PLLConfig(uint32_t RCC_PLLSource, uint32_t RCC_PLLMul)
  317. {
  318. uint32_t tmpreg = 0;
  319. /* Check the parameters */
  320. assert_param(IS_RCC_PLL_SOURCE(RCC_PLLSource));
  321. assert_param(IS_RCC_PLL_MUL(RCC_PLLMul));
  322. tmpreg = RCC->CFGR;
  323. /* Clear PLLSRC, PLLXTPRE and PLLMUL[3:0] bits */
  324. tmpreg &= CFGR_PLL_Mask;
  325. /* Set the PLL configuration bits */
  326. tmpreg |= RCC_PLLSource | RCC_PLLMul;
  327. /* Store the new value */
  328. RCC->CFGR = tmpreg;
  329. }
  330. /**
  331. * @brief Enables or disables the PLL.
  332. * @note The PLL can not be disabled if it is used as system clock.
  333. * @param NewState: new state of the PLL. This parameter can be: ENABLE or DISABLE.
  334. * @retval None
  335. */
  336. void RCC_PLLCmd(FunctionalState NewState)
  337. {
  338. /* Check the parameters */
  339. assert_param(IS_FUNCTIONAL_STATE(NewState));
  340. *(__IO uint32_t *) CR_PLLON_BB = (uint32_t)NewState;
  341. }
  342. #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL) || defined (STM32F10X_CL)
  343. /**
  344. * @brief Configures the PREDIV1 division factor.
  345. * @note
  346. * - This function must be used only when the PLL is disabled.
  347. * - This function applies only to STM32 Connectivity line and Value line
  348. * devices.
  349. * @param RCC_PREDIV1_Source: specifies the PREDIV1 clock source.
  350. * This parameter can be one of the following values:
  351. * @arg RCC_PREDIV1_Source_HSE: HSE selected as PREDIV1 clock
  352. * @arg RCC_PREDIV1_Source_PLL2: PLL2 selected as PREDIV1 clock
  353. * @note
  354. * For @b STM32_Value_line_devices this parameter is always RCC_PREDIV1_Source_HSE
  355. * @param RCC_PREDIV1_Div: specifies the PREDIV1 clock division factor.
  356. * This parameter can be RCC_PREDIV1_Divx where x:[1,16]
  357. * @retval None
  358. */
  359. void RCC_PREDIV1Config(uint32_t RCC_PREDIV1_Source, uint32_t RCC_PREDIV1_Div)
  360. {
  361. uint32_t tmpreg = 0;
  362. /* Check the parameters */
  363. assert_param(IS_RCC_PREDIV1_SOURCE(RCC_PREDIV1_Source));
  364. assert_param(IS_RCC_PREDIV1(RCC_PREDIV1_Div));
  365. tmpreg = RCC->CFGR2;
  366. /* Clear PREDIV1[3:0] and PREDIV1SRC bits */
  367. tmpreg &= ~(CFGR2_PREDIV1 | CFGR2_PREDIV1SRC);
  368. /* Set the PREDIV1 clock source and division factor */
  369. tmpreg |= RCC_PREDIV1_Source | RCC_PREDIV1_Div ;
  370. /* Store the new value */
  371. RCC->CFGR2 = tmpreg;
  372. }
  373. #endif
  374. #ifdef STM32F10X_CL
  375. /**
  376. * @brief Configures the PREDIV2 division factor.
  377. * @note
  378. * - This function must be used only when both PLL2 and PLL3 are disabled.
  379. * - This function applies only to STM32 Connectivity line devices.
  380. * @param RCC_PREDIV2_Div: specifies the PREDIV2 clock division factor.
  381. * This parameter can be RCC_PREDIV2_Divx where x:[1,16]
  382. * @retval None
  383. */
  384. void RCC_PREDIV2Config(uint32_t RCC_PREDIV2_Div)
  385. {
  386. uint32_t tmpreg = 0;
  387. /* Check the parameters */
  388. assert_param(IS_RCC_PREDIV2(RCC_PREDIV2_Div));
  389. tmpreg = RCC->CFGR2;
  390. /* Clear PREDIV2[3:0] bits */
  391. tmpreg &= ~CFGR2_PREDIV2;
  392. /* Set the PREDIV2 division factor */
  393. tmpreg |= RCC_PREDIV2_Div;
  394. /* Store the new value */
  395. RCC->CFGR2 = tmpreg;
  396. }
  397. /**
  398. * @brief Configures the PLL2 multiplication factor.
  399. * @note
  400. * - This function must be used only when the PLL2 is disabled.
  401. * - This function applies only to STM32 Connectivity line devices.
  402. * @param RCC_PLL2Mul: specifies the PLL2 multiplication factor.
  403. * This parameter can be RCC_PLL2Mul_x where x:{[8,14], 16, 20}
  404. * @retval None
  405. */
  406. void RCC_PLL2Config(uint32_t RCC_PLL2Mul)
  407. {
  408. uint32_t tmpreg = 0;
  409. /* Check the parameters */
  410. assert_param(IS_RCC_PLL2_MUL(RCC_PLL2Mul));
  411. tmpreg = RCC->CFGR2;
  412. /* Clear PLL2Mul[3:0] bits */
  413. tmpreg &= ~CFGR2_PLL2MUL;
  414. /* Set the PLL2 configuration bits */
  415. tmpreg |= RCC_PLL2Mul;
  416. /* Store the new value */
  417. RCC->CFGR2 = tmpreg;
  418. }
  419. /**
  420. * @brief Enables or disables the PLL2.
  421. * @note
  422. * - The PLL2 can not be disabled if it is used indirectly as system clock
  423. * (i.e. it is used as PLL clock entry that is used as System clock).
  424. * - This function applies only to STM32 Connectivity line devices.
  425. * @param NewState: new state of the PLL2. This parameter can be: ENABLE or DISABLE.
  426. * @retval None
  427. */
  428. void RCC_PLL2Cmd(FunctionalState NewState)
  429. {
  430. /* Check the parameters */
  431. assert_param(IS_FUNCTIONAL_STATE(NewState));
  432. *(__IO uint32_t *) CR_PLL2ON_BB = (uint32_t)NewState;
  433. }
  434. /**
  435. * @brief Configures the PLL3 multiplication factor.
  436. * @note
  437. * - This function must be used only when the PLL3 is disabled.
  438. * - This function applies only to STM32 Connectivity line devices.
  439. * @param RCC_PLL3Mul: specifies the PLL3 multiplication factor.
  440. * This parameter can be RCC_PLL3Mul_x where x:{[8,14], 16, 20}
  441. * @retval None
  442. */
  443. void RCC_PLL3Config(uint32_t RCC_PLL3Mul)
  444. {
  445. uint32_t tmpreg = 0;
  446. /* Check the parameters */
  447. assert_param(IS_RCC_PLL3_MUL(RCC_PLL3Mul));
  448. tmpreg = RCC->CFGR2;
  449. /* Clear PLL3Mul[3:0] bits */
  450. tmpreg &= ~CFGR2_PLL3MUL;
  451. /* Set the PLL3 configuration bits */
  452. tmpreg |= RCC_PLL3Mul;
  453. /* Store the new value */
  454. RCC->CFGR2 = tmpreg;
  455. }
  456. /**
  457. * @brief Enables or disables the PLL3.
  458. * @note This function applies only to STM32 Connectivity line devices.
  459. * @param NewState: new state of the PLL3. This parameter can be: ENABLE or DISABLE.
  460. * @retval None
  461. */
  462. void RCC_PLL3Cmd(FunctionalState NewState)
  463. {
  464. /* Check the parameters */
  465. assert_param(IS_FUNCTIONAL_STATE(NewState));
  466. *(__IO uint32_t *) CR_PLL3ON_BB = (uint32_t)NewState;
  467. }
  468. #endif /* STM32F10X_CL */
  469. /**
  470. * @brief Configures the system clock (SYSCLK).
  471. * @param RCC_SYSCLKSource: specifies the clock source used as system clock.
  472. * This parameter can be one of the following values:
  473. * @arg RCC_SYSCLKSource_HSI: HSI selected as system clock
  474. * @arg RCC_SYSCLKSource_HSE: HSE selected as system clock
  475. * @arg RCC_SYSCLKSource_PLLCLK: PLL selected as system clock
  476. * @retval None
  477. */
  478. void RCC_SYSCLKConfig(uint32_t RCC_SYSCLKSource)
  479. {
  480. uint32_t tmpreg = 0;
  481. /* Check the parameters */
  482. assert_param(IS_RCC_SYSCLK_SOURCE(RCC_SYSCLKSource));
  483. tmpreg = RCC->CFGR;
  484. /* Clear SW[1:0] bits */
  485. tmpreg &= CFGR_SW_Mask;
  486. /* Set SW[1:0] bits according to RCC_SYSCLKSource value */
  487. tmpreg |= RCC_SYSCLKSource;
  488. /* Store the new value */
  489. RCC->CFGR = tmpreg;
  490. }
  491. /**
  492. * @brief Returns the clock source used as system clock.
  493. * @param None
  494. * @retval The clock source used as system clock. The returned value can
  495. * be one of the following:
  496. * - 0x00: HSI used as system clock
  497. * - 0x04: HSE used as system clock
  498. * - 0x08: PLL used as system clock
  499. */
  500. uint8_t RCC_GetSYSCLKSource(void)
  501. {
  502. return ((uint8_t)(RCC->CFGR & CFGR_SWS_Mask));
  503. }
  504. /**
  505. * @brief Configures the AHB clock (HCLK).
  506. * @param RCC_SYSCLK: defines the AHB clock divider. This clock is derived from
  507. * the system clock (SYSCLK).
  508. * This parameter can be one of the following values:
  509. * @arg RCC_SYSCLK_Div1: AHB clock = SYSCLK
  510. * @arg RCC_SYSCLK_Div2: AHB clock = SYSCLK/2
  511. * @arg RCC_SYSCLK_Div4: AHB clock = SYSCLK/4
  512. * @arg RCC_SYSCLK_Div8: AHB clock = SYSCLK/8
  513. * @arg RCC_SYSCLK_Div16: AHB clock = SYSCLK/16
  514. * @arg RCC_SYSCLK_Div64: AHB clock = SYSCLK/64
  515. * @arg RCC_SYSCLK_Div128: AHB clock = SYSCLK/128
  516. * @arg RCC_SYSCLK_Div256: AHB clock = SYSCLK/256
  517. * @arg RCC_SYSCLK_Div512: AHB clock = SYSCLK/512
  518. * @retval None
  519. */
  520. void RCC_HCLKConfig(uint32_t RCC_SYSCLK)
  521. {
  522. uint32_t tmpreg = 0;
  523. /* Check the parameters */
  524. assert_param(IS_RCC_HCLK(RCC_SYSCLK));
  525. tmpreg = RCC->CFGR;
  526. /* Clear HPRE[3:0] bits */
  527. tmpreg &= CFGR_HPRE_Reset_Mask;
  528. /* Set HPRE[3:0] bits according to RCC_SYSCLK value */
  529. tmpreg |= RCC_SYSCLK;
  530. /* Store the new value */
  531. RCC->CFGR = tmpreg;
  532. }
  533. /**
  534. * @brief Configures the Low Speed APB clock (PCLK1).
  535. * @param RCC_HCLK: defines the APB1 clock divider. This clock is derived from
  536. * the AHB clock (HCLK).
  537. * This parameter can be one of the following values:
  538. * @arg RCC_HCLK_Div1: APB1 clock = HCLK
  539. * @arg RCC_HCLK_Div2: APB1 clock = HCLK/2
  540. * @arg RCC_HCLK_Div4: APB1 clock = HCLK/4
  541. * @arg RCC_HCLK_Div8: APB1 clock = HCLK/8
  542. * @arg RCC_HCLK_Div16: APB1 clock = HCLK/16
  543. * @retval None
  544. */
  545. void RCC_PCLK1Config(uint32_t RCC_HCLK)
  546. {
  547. uint32_t tmpreg = 0;
  548. /* Check the parameters */
  549. assert_param(IS_RCC_PCLK(RCC_HCLK));
  550. tmpreg = RCC->CFGR;
  551. /* Clear PPRE1[2:0] bits */
  552. tmpreg &= CFGR_PPRE1_Reset_Mask;
  553. /* Set PPRE1[2:0] bits according to RCC_HCLK value */
  554. tmpreg |= RCC_HCLK;
  555. /* Store the new value */
  556. RCC->CFGR = tmpreg;
  557. }
  558. /**
  559. * @brief Configures the High Speed APB clock (PCLK2).
  560. * @param RCC_HCLK: defines the APB2 clock divider. This clock is derived from
  561. * the AHB clock (HCLK).
  562. * This parameter can be one of the following values:
  563. * @arg RCC_HCLK_Div1: APB2 clock = HCLK
  564. * @arg RCC_HCLK_Div2: APB2 clock = HCLK/2
  565. * @arg RCC_HCLK_Div4: APB2 clock = HCLK/4
  566. * @arg RCC_HCLK_Div8: APB2 clock = HCLK/8
  567. * @arg RCC_HCLK_Div16: APB2 clock = HCLK/16
  568. * @retval None
  569. */
  570. void RCC_PCLK2Config(uint32_t RCC_HCLK)
  571. {
  572. uint32_t tmpreg = 0;
  573. /* Check the parameters */
  574. assert_param(IS_RCC_PCLK(RCC_HCLK));
  575. tmpreg = RCC->CFGR;
  576. /* Clear PPRE2[2:0] bits */
  577. tmpreg &= CFGR_PPRE2_Reset_Mask;
  578. /* Set PPRE2[2:0] bits according to RCC_HCLK value */
  579. tmpreg |= RCC_HCLK << 3;
  580. /* Store the new value */
  581. RCC->CFGR = tmpreg;
  582. }
  583. /**
  584. * @brief Enables or disables the specified RCC interrupts.
  585. * @param RCC_IT: specifies the RCC interrupt sources to be enabled or disabled.
  586. *
  587. * For @b STM32_Connectivity_line_devices, this parameter can be any combination
  588. * of the following values
  589. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  590. * @arg RCC_IT_LSERDY: LSE ready interrupt
  591. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  592. * @arg RCC_IT_HSERDY: HSE ready interrupt
  593. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  594. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  595. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  596. *
  597. * For @b other_STM32_devices, this parameter can be any combination of the
  598. * following values
  599. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  600. * @arg RCC_IT_LSERDY: LSE ready interrupt
  601. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  602. * @arg RCC_IT_HSERDY: HSE ready interrupt
  603. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  604. *
  605. * @param NewState: new state of the specified RCC interrupts.
  606. * This parameter can be: ENABLE or DISABLE.
  607. * @retval None
  608. */
  609. void RCC_ITConfig(uint8_t RCC_IT, FunctionalState NewState)
  610. {
  611. /* Check the parameters */
  612. assert_param(IS_RCC_IT(RCC_IT));
  613. assert_param(IS_FUNCTIONAL_STATE(NewState));
  614. if (NewState != DISABLE)
  615. {
  616. /* Perform Byte access to RCC_CIR bits to enable the selected interrupts */
  617. *(__IO uint8_t *) CIR_BYTE2_ADDRESS |= RCC_IT;
  618. }
  619. else
  620. {
  621. /* Perform Byte access to RCC_CIR bits to disable the selected interrupts */
  622. *(__IO uint8_t *) CIR_BYTE2_ADDRESS &= (uint8_t)~RCC_IT;
  623. }
  624. }
  625. #ifndef STM32F10X_CL
  626. /**
  627. * @brief Configures the USB clock (USBCLK).
  628. * @param RCC_USBCLKSource: specifies the USB clock source. This clock is
  629. * derived from the PLL output.
  630. * This parameter can be one of the following values:
  631. * @arg RCC_USBCLKSource_PLLCLK_1Div5: PLL clock divided by 1,5 selected as USB
  632. * clock source
  633. * @arg RCC_USBCLKSource_PLLCLK_Div1: PLL clock selected as USB clock source
  634. * @retval None
  635. */
  636. void RCC_USBCLKConfig(uint32_t RCC_USBCLKSource)
  637. {
  638. /* Check the parameters */
  639. assert_param(IS_RCC_USBCLK_SOURCE(RCC_USBCLKSource));
  640. *(__IO uint32_t *) CFGR_USBPRE_BB = RCC_USBCLKSource;
  641. }
  642. #else
  643. /**
  644. * @brief Configures the USB OTG FS clock (OTGFSCLK).
  645. * This function applies only to STM32 Connectivity line devices.
  646. * @param RCC_OTGFSCLKSource: specifies the USB OTG FS clock source.
  647. * This clock is derived from the PLL output.
  648. * This parameter can be one of the following values:
  649. * @arg RCC_OTGFSCLKSource_PLLVCO_Div3: PLL VCO clock divided by 2 selected as USB OTG FS clock source
  650. * @arg RCC_OTGFSCLKSource_PLLVCO_Div2: PLL VCO clock divided by 2 selected as USB OTG FS clock source
  651. * @retval None
  652. */
  653. void RCC_OTGFSCLKConfig(uint32_t RCC_OTGFSCLKSource)
  654. {
  655. /* Check the parameters */
  656. assert_param(IS_RCC_OTGFSCLK_SOURCE(RCC_OTGFSCLKSource));
  657. *(__IO uint32_t *) CFGR_OTGFSPRE_BB = RCC_OTGFSCLKSource;
  658. }
  659. #endif /* STM32F10X_CL */
  660. /**
  661. * @brief Configures the ADC clock (ADCCLK).
  662. * @param RCC_PCLK2: defines the ADC clock divider. This clock is derived from
  663. * the APB2 clock (PCLK2).
  664. * This parameter can be one of the following values:
  665. * @arg RCC_PCLK2_Div2: ADC clock = PCLK2/2
  666. * @arg RCC_PCLK2_Div4: ADC clock = PCLK2/4
  667. * @arg RCC_PCLK2_Div6: ADC clock = PCLK2/6
  668. * @arg RCC_PCLK2_Div8: ADC clock = PCLK2/8
  669. * @retval None
  670. */
  671. void RCC_ADCCLKConfig(uint32_t RCC_PCLK2)
  672. {
  673. uint32_t tmpreg = 0;
  674. /* Check the parameters */
  675. assert_param(IS_RCC_ADCCLK(RCC_PCLK2));
  676. tmpreg = RCC->CFGR;
  677. /* Clear ADCPRE[1:0] bits */
  678. tmpreg &= CFGR_ADCPRE_Reset_Mask;
  679. /* Set ADCPRE[1:0] bits according to RCC_PCLK2 value */
  680. tmpreg |= RCC_PCLK2;
  681. /* Store the new value */
  682. RCC->CFGR = tmpreg;
  683. }
  684. #ifdef STM32F10X_CL
  685. /**
  686. * @brief Configures the I2S2 clock source(I2S2CLK).
  687. * @note
  688. * - This function must be called before enabling I2S2 APB clock.
  689. * - This function applies only to STM32 Connectivity line devices.
  690. * @param RCC_I2S2CLKSource: specifies the I2S2 clock source.
  691. * This parameter can be one of the following values:
  692. * @arg RCC_I2S2CLKSource_SYSCLK: system clock selected as I2S2 clock entry
  693. * @arg RCC_I2S2CLKSource_PLL3_VCO: PLL3 VCO clock selected as I2S2 clock entry
  694. * @retval None
  695. */
  696. void RCC_I2S2CLKConfig(uint32_t RCC_I2S2CLKSource)
  697. {
  698. /* Check the parameters */
  699. assert_param(IS_RCC_I2S2CLK_SOURCE(RCC_I2S2CLKSource));
  700. *(__IO uint32_t *) CFGR2_I2S2SRC_BB = RCC_I2S2CLKSource;
  701. }
  702. /**
  703. * @brief Configures the I2S3 clock source(I2S2CLK).
  704. * @note
  705. * - This function must be called before enabling I2S3 APB clock.
  706. * - This function applies only to STM32 Connectivity line devices.
  707. * @param RCC_I2S3CLKSource: specifies the I2S3 clock source.
  708. * This parameter can be one of the following values:
  709. * @arg RCC_I2S3CLKSource_SYSCLK: system clock selected as I2S3 clock entry
  710. * @arg RCC_I2S3CLKSource_PLL3_VCO: PLL3 VCO clock selected as I2S3 clock entry
  711. * @retval None
  712. */
  713. void RCC_I2S3CLKConfig(uint32_t RCC_I2S3CLKSource)
  714. {
  715. /* Check the parameters */
  716. assert_param(IS_RCC_I2S3CLK_SOURCE(RCC_I2S3CLKSource));
  717. *(__IO uint32_t *) CFGR2_I2S3SRC_BB = RCC_I2S3CLKSource;
  718. }
  719. #endif /* STM32F10X_CL */
  720. /**
  721. * @brief Configures the External Low Speed oscillator (LSE).
  722. * @param RCC_LSE: specifies the new state of the LSE.
  723. * This parameter can be one of the following values:
  724. * @arg RCC_LSE_OFF: LSE oscillator OFF
  725. * @arg RCC_LSE_ON: LSE oscillator ON
  726. * @arg RCC_LSE_Bypass: LSE oscillator bypassed with external clock
  727. * @retval None
  728. */
  729. void RCC_LSEConfig(uint8_t RCC_LSE)
  730. {
  731. /* Check the parameters */
  732. assert_param(IS_RCC_LSE(RCC_LSE));
  733. /* Reset LSEON and LSEBYP bits before configuring the LSE ------------------*/
  734. /* Reset LSEON bit */
  735. *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_OFF;
  736. /* Reset LSEBYP bit */
  737. *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_OFF;
  738. /* Configure LSE (RCC_LSE_OFF is already covered by the code section above) */
  739. switch(RCC_LSE)
  740. {
  741. case RCC_LSE_ON:
  742. /* Set LSEON bit */
  743. *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_ON;
  744. break;
  745. case RCC_LSE_Bypass:
  746. /* Set LSEBYP and LSEON bits */
  747. *(__IO uint8_t *) BDCR_ADDRESS = RCC_LSE_Bypass | RCC_LSE_ON;
  748. break;
  749. default:
  750. break;
  751. }
  752. }
  753. /**
  754. * @brief Enables or disables the Internal Low Speed oscillator (LSI).
  755. * @note LSI can not be disabled if the IWDG is running.
  756. * @param NewState: new state of the LSI. This parameter can be: ENABLE or DISABLE.
  757. * @retval None
  758. */
  759. void RCC_LSICmd(FunctionalState NewState)
  760. {
  761. /* Check the parameters */
  762. assert_param(IS_FUNCTIONAL_STATE(NewState));
  763. *(__IO uint32_t *) CSR_LSION_BB = (uint32_t)NewState;
  764. }
  765. /**
  766. * @brief Configures the RTC clock (RTCCLK).
  767. * @note Once the RTC clock is selected it can't be changed unless the Backup domain is reset.
  768. * @param RCC_RTCCLKSource: specifies the RTC clock source.
  769. * This parameter can be one of the following values:
  770. * @arg RCC_RTCCLKSource_LSE: LSE selected as RTC clock
  771. * @arg RCC_RTCCLKSource_LSI: LSI selected as RTC clock
  772. * @arg RCC_RTCCLKSource_HSE_Div128: HSE clock divided by 128 selected as RTC clock
  773. * @retval None
  774. */
  775. void RCC_RTCCLKConfig(uint32_t RCC_RTCCLKSource)
  776. {
  777. /* Check the parameters */
  778. assert_param(IS_RCC_RTCCLK_SOURCE(RCC_RTCCLKSource));
  779. /* Select the RTC clock source */
  780. RCC->BDCR |= RCC_RTCCLKSource;
  781. }
  782. /**
  783. * @brief Enables or disables the RTC clock.
  784. * @note This function must be used only after the RTC clock was selected using the RCC_RTCCLKConfig function.
  785. * @param NewState: new state of the RTC clock. This parameter can be: ENABLE or DISABLE.
  786. * @retval None
  787. */
  788. void RCC_RTCCLKCmd(FunctionalState NewState)
  789. {
  790. /* Check the parameters */
  791. assert_param(IS_FUNCTIONAL_STATE(NewState));
  792. *(__IO uint32_t *) BDCR_RTCEN_BB = (uint32_t)NewState;
  793. }
  794. /**
  795. * @brief Returns the frequencies of different on chip clocks.
  796. * @param RCC_Clocks: pointer to a RCC_ClocksTypeDef structure which will hold
  797. * the clocks frequencies.
  798. * @note The result of this function could be not correct when using
  799. * fractional value for HSE crystal.
  800. * @retval None
  801. */
  802. void RCC_GetClocksFreq(RCC_ClocksTypeDef* RCC_Clocks)
  803. {
  804. uint32_t tmp = 0, pllmull = 0, pllsource = 0, presc = 0;
  805. #ifdef STM32F10X_CL
  806. uint32_t prediv1source = 0, prediv1factor = 0, prediv2factor = 0, pll2mull = 0;
  807. #endif /* STM32F10X_CL */
  808. #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL)
  809. uint32_t prediv1factor = 0;
  810. #endif
  811. /* Get SYSCLK source -------------------------------------------------------*/
  812. tmp = RCC->CFGR & CFGR_SWS_Mask;
  813. switch (tmp)
  814. {
  815. case 0x00: /* HSI used as system clock */
  816. RCC_Clocks->SYSCLK_Frequency = HSI_VALUE;
  817. break;
  818. case 0x04: /* HSE used as system clock */
  819. RCC_Clocks->SYSCLK_Frequency = HSE_VALUE;
  820. break;
  821. case 0x08: /* PLL used as system clock */
  822. /* Get PLL clock source and multiplication factor ----------------------*/
  823. pllmull = RCC->CFGR & CFGR_PLLMull_Mask;
  824. pllsource = RCC->CFGR & CFGR_PLLSRC_Mask;
  825. #ifndef STM32F10X_CL
  826. pllmull = ( pllmull >> 18) + 2;
  827. if (pllsource == 0x00)
  828. {/* HSI oscillator clock divided by 2 selected as PLL clock entry */
  829. RCC_Clocks->SYSCLK_Frequency = (HSI_VALUE >> 1) * pllmull;
  830. }
  831. else
  832. {
  833. #if defined (STM32F10X_LD_VL) || defined (STM32F10X_MD_VL) || defined (STM32F10X_HD_VL)
  834. prediv1factor = (RCC->CFGR2 & CFGR2_PREDIV1) + 1;
  835. /* HSE oscillator clock selected as PREDIV1 clock entry */
  836. RCC_Clocks->SYSCLK_Frequency = (HSE_VALUE / prediv1factor) * pllmull;
  837. #else
  838. /* HSE selected as PLL clock entry */
  839. if ((RCC->CFGR & CFGR_PLLXTPRE_Mask) != (uint32_t)RESET)
  840. {/* HSE oscillator clock divided by 2 */
  841. RCC_Clocks->SYSCLK_Frequency = (HSE_VALUE >> 1) * pllmull;
  842. }
  843. else
  844. {
  845. RCC_Clocks->SYSCLK_Frequency = HSE_VALUE * pllmull;
  846. }
  847. #endif
  848. }
  849. #else
  850. pllmull = pllmull >> 18;
  851. if (pllmull != 0x0D)
  852. {
  853. pllmull += 2;
  854. }
  855. else
  856. { /* PLL multiplication factor = PLL input clock * 6.5 */
  857. pllmull = 13 / 2;
  858. }
  859. if (pllsource == 0x00)
  860. {/* HSI oscillator clock divided by 2 selected as PLL clock entry */
  861. RCC_Clocks->SYSCLK_Frequency = (HSI_VALUE >> 1) * pllmull;
  862. }
  863. else
  864. {/* PREDIV1 selected as PLL clock entry */
  865. /* Get PREDIV1 clock source and division factor */
  866. prediv1source = RCC->CFGR2 & CFGR2_PREDIV1SRC;
  867. prediv1factor = (RCC->CFGR2 & CFGR2_PREDIV1) + 1;
  868. if (prediv1source == 0)
  869. { /* HSE oscillator clock selected as PREDIV1 clock entry */
  870. RCC_Clocks->SYSCLK_Frequency = (HSE_VALUE / prediv1factor) * pllmull;
  871. }
  872. else
  873. {/* PLL2 clock selected as PREDIV1 clock entry */
  874. /* Get PREDIV2 division factor and PLL2 multiplication factor */
  875. prediv2factor = ((RCC->CFGR2 & CFGR2_PREDIV2) >> 4) + 1;
  876. pll2mull = ((RCC->CFGR2 & CFGR2_PLL2MUL) >> 8 ) + 2;
  877. RCC_Clocks->SYSCLK_Frequency = (((HSE_VALUE / prediv2factor) * pll2mull) / prediv1factor) * pllmull;
  878. }
  879. }
  880. #endif /* STM32F10X_CL */
  881. break;
  882. default:
  883. RCC_Clocks->SYSCLK_Frequency = HSI_VALUE;
  884. break;
  885. }
  886. /* Compute HCLK, PCLK1, PCLK2 and ADCCLK clocks frequencies ----------------*/
  887. /* Get HCLK prescaler */
  888. tmp = RCC->CFGR & CFGR_HPRE_Set_Mask;
  889. tmp = tmp >> 4;
  890. presc = APBAHBPrescTable[tmp];
  891. /* HCLK clock frequency */
  892. RCC_Clocks->HCLK_Frequency = RCC_Clocks->SYSCLK_Frequency >> presc;
  893. /* Get PCLK1 prescaler */
  894. tmp = RCC->CFGR & CFGR_PPRE1_Set_Mask;
  895. tmp = tmp >> 8;
  896. presc = APBAHBPrescTable[tmp];
  897. /* PCLK1 clock frequency */
  898. RCC_Clocks->PCLK1_Frequency = RCC_Clocks->HCLK_Frequency >> presc;
  899. /* Get PCLK2 prescaler */
  900. tmp = RCC->CFGR & CFGR_PPRE2_Set_Mask;
  901. tmp = tmp >> 11;
  902. presc = APBAHBPrescTable[tmp];
  903. /* PCLK2 clock frequency */
  904. RCC_Clocks->PCLK2_Frequency = RCC_Clocks->HCLK_Frequency >> presc;
  905. /* Get ADCCLK prescaler */
  906. tmp = RCC->CFGR & CFGR_ADCPRE_Set_Mask;
  907. tmp = tmp >> 14;
  908. presc = ADCPrescTable[tmp];
  909. /* ADCCLK clock frequency */
  910. RCC_Clocks->ADCCLK_Frequency = RCC_Clocks->PCLK2_Frequency / presc;
  911. }
  912. /**
  913. * @brief Enables or disables the AHB peripheral clock.
  914. * @param RCC_AHBPeriph: specifies the AHB peripheral to gates its clock.
  915. *
  916. * For @b STM32_Connectivity_line_devices, this parameter can be any combination
  917. * of the following values:
  918. * @arg RCC_AHBPeriph_DMA1
  919. * @arg RCC_AHBPeriph_DMA2
  920. * @arg RCC_AHBPeriph_SRAM
  921. * @arg RCC_AHBPeriph_FLITF
  922. * @arg RCC_AHBPeriph_CRC
  923. * @arg RCC_AHBPeriph_OTG_FS
  924. * @arg RCC_AHBPeriph_ETH_MAC
  925. * @arg RCC_AHBPeriph_ETH_MAC_Tx
  926. * @arg RCC_AHBPeriph_ETH_MAC_Rx
  927. *
  928. * For @b other_STM32_devices, this parameter can be any combination of the
  929. * following values:
  930. * @arg RCC_AHBPeriph_DMA1
  931. * @arg RCC_AHBPeriph_DMA2
  932. * @arg RCC_AHBPeriph_SRAM
  933. * @arg RCC_AHBPeriph_FLITF
  934. * @arg RCC_AHBPeriph_CRC
  935. * @arg RCC_AHBPeriph_FSMC
  936. * @arg RCC_AHBPeriph_SDIO
  937. *
  938. * @note SRAM and FLITF clock can be disabled only during sleep mode.
  939. * @param NewState: new state of the specified peripheral clock.
  940. * This parameter can be: ENABLE or DISABLE.
  941. * @retval None
  942. */
  943. void RCC_AHBPeriphClockCmd(uint32_t RCC_AHBPeriph, FunctionalState NewState)
  944. {
  945. /* Check the parameters */
  946. assert_param(IS_RCC_AHB_PERIPH(RCC_AHBPeriph));
  947. assert_param(IS_FUNCTIONAL_STATE(NewState));
  948. if (NewState != DISABLE)
  949. {
  950. RCC->AHBENR |= RCC_AHBPeriph;
  951. }
  952. else
  953. {
  954. RCC->AHBENR &= ~RCC_AHBPeriph;
  955. }
  956. }
  957. /**
  958. * @brief Enables or disables the High Speed APB (APB2) peripheral clock.
  959. * @param RCC_APB2Periph: specifies the APB2 peripheral to gates its clock.
  960. * This parameter can be any combination of the following values:
  961. * @arg RCC_APB2Periph_AFIO, RCC_APB2Periph_GPIOA, RCC_APB2Periph_GPIOB,
  962. * RCC_APB2Periph_GPIOC, RCC_APB2Periph_GPIOD, RCC_APB2Periph_GPIOE,
  963. * RCC_APB2Periph_GPIOF, RCC_APB2Periph_GPIOG, RCC_APB2Periph_ADC1,
  964. * RCC_APB2Periph_ADC2, RCC_APB2Periph_TIM1, RCC_APB2Periph_SPI1,
  965. * RCC_APB2Periph_TIM8, RCC_APB2Periph_USART1, RCC_APB2Periph_ADC3,
  966. * RCC_APB2Periph_TIM15, RCC_APB2Periph_TIM16, RCC_APB2Periph_TIM17,
  967. * RCC_APB2Periph_TIM9, RCC_APB2Periph_TIM10, RCC_APB2Periph_TIM11
  968. * @param NewState: new state of the specified peripheral clock.
  969. * This parameter can be: ENABLE or DISABLE.
  970. * @retval None
  971. */
  972. void RCC_APB2PeriphClockCmd(uint32_t RCC_APB2Periph, FunctionalState NewState)
  973. {
  974. /* Check the parameters */
  975. assert_param(IS_RCC_APB2_PERIPH(RCC_APB2Periph));
  976. assert_param(IS_FUNCTIONAL_STATE(NewState));
  977. if (NewState != DISABLE)
  978. {
  979. RCC->APB2ENR |= RCC_APB2Periph;
  980. }
  981. else
  982. {
  983. RCC->APB2ENR &= ~RCC_APB2Periph;
  984. }
  985. }
  986. /**
  987. * @brief Enables or disables the Low Speed APB (APB1) peripheral clock.
  988. * @param RCC_APB1Periph: specifies the APB1 peripheral to gates its clock.
  989. * This parameter can be any combination of the following values:
  990. * @arg RCC_APB1Periph_TIM2, RCC_APB1Periph_TIM3, RCC_APB1Periph_TIM4,
  991. * RCC_APB1Periph_TIM5, RCC_APB1Periph_TIM6, RCC_APB1Periph_TIM7,
  992. * RCC_APB1Periph_WWDG, RCC_APB1Periph_SPI2, RCC_APB1Periph_SPI3,
  993. * RCC_APB1Periph_USART2, RCC_APB1Periph_USART3, RCC_APB1Periph_USART4,
  994. * RCC_APB1Periph_USART5, RCC_APB1Periph_I2C1, RCC_APB1Periph_I2C2,
  995. * RCC_APB1Periph_USB, RCC_APB1Periph_CAN1, RCC_APB1Periph_BKP,
  996. * RCC_APB1Periph_PWR, RCC_APB1Periph_DAC, RCC_APB1Periph_CEC,
  997. * RCC_APB1Periph_TIM12, RCC_APB1Periph_TIM13, RCC_APB1Periph_TIM14
  998. * @param NewState: new state of the specified peripheral clock.
  999. * This parameter can be: ENABLE or DISABLE.
  1000. * @retval None
  1001. */
  1002. void RCC_APB1PeriphClockCmd(uint32_t RCC_APB1Periph, FunctionalState NewState)
  1003. {
  1004. /* Check the parameters */
  1005. assert_param(IS_RCC_APB1_PERIPH(RCC_APB1Periph));
  1006. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1007. if (NewState != DISABLE)
  1008. {
  1009. RCC->APB1ENR |= RCC_APB1Periph;
  1010. }
  1011. else
  1012. {
  1013. RCC->APB1ENR &= ~RCC_APB1Periph;
  1014. }
  1015. }
  1016. #ifdef STM32F10X_CL
  1017. /**
  1018. * @brief Forces or releases AHB peripheral reset.
  1019. * @note This function applies only to STM32 Connectivity line devices.
  1020. * @param RCC_AHBPeriph: specifies the AHB peripheral to reset.
  1021. * This parameter can be any combination of the following values:
  1022. * @arg RCC_AHBPeriph_OTG_FS
  1023. * @arg RCC_AHBPeriph_ETH_MAC
  1024. * @param NewState: new state of the specified peripheral reset.
  1025. * This parameter can be: ENABLE or DISABLE.
  1026. * @retval None
  1027. */
  1028. void RCC_AHBPeriphResetCmd(uint32_t RCC_AHBPeriph, FunctionalState NewState)
  1029. {
  1030. /* Check the parameters */
  1031. assert_param(IS_RCC_AHB_PERIPH_RESET(RCC_AHBPeriph));
  1032. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1033. if (NewState != DISABLE)
  1034. {
  1035. RCC->AHBRSTR |= RCC_AHBPeriph;
  1036. }
  1037. else
  1038. {
  1039. RCC->AHBRSTR &= ~RCC_AHBPeriph;
  1040. }
  1041. }
  1042. #endif /* STM32F10X_CL */
  1043. /**
  1044. * @brief Forces or releases High Speed APB (APB2) peripheral reset.
  1045. * @param RCC_APB2Periph: specifies the APB2 peripheral to reset.
  1046. * This parameter can be any combination of the following values:
  1047. * @arg RCC_APB2Periph_AFIO, RCC_APB2Periph_GPIOA, RCC_APB2Periph_GPIOB,
  1048. * RCC_APB2Periph_GPIOC, RCC_APB2Periph_GPIOD, RCC_APB2Periph_GPIOE,
  1049. * RCC_APB2Periph_GPIOF, RCC_APB2Periph_GPIOG, RCC_APB2Periph_ADC1,
  1050. * RCC_APB2Periph_ADC2, RCC_APB2Periph_TIM1, RCC_APB2Periph_SPI1,
  1051. * RCC_APB2Periph_TIM8, RCC_APB2Periph_USART1, RCC_APB2Periph_ADC3,
  1052. * RCC_APB2Periph_TIM15, RCC_APB2Periph_TIM16, RCC_APB2Periph_TIM17,
  1053. * RCC_APB2Periph_TIM9, RCC_APB2Periph_TIM10, RCC_APB2Periph_TIM11
  1054. * @param NewState: new state of the specified peripheral reset.
  1055. * This parameter can be: ENABLE or DISABLE.
  1056. * @retval None
  1057. */
  1058. void RCC_APB2PeriphResetCmd(uint32_t RCC_APB2Periph, FunctionalState NewState)
  1059. {
  1060. /* Check the parameters */
  1061. assert_param(IS_RCC_APB2_PERIPH(RCC_APB2Periph));
  1062. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1063. if (NewState != DISABLE)
  1064. {
  1065. RCC->APB2RSTR |= RCC_APB2Periph;
  1066. }
  1067. else
  1068. {
  1069. RCC->APB2RSTR &= ~RCC_APB2Periph;
  1070. }
  1071. }
  1072. /**
  1073. * @brief Forces or releases Low Speed APB (APB1) peripheral reset.
  1074. * @param RCC_APB1Periph: specifies the APB1 peripheral to reset.
  1075. * This parameter can be any combination of the following values:
  1076. * @arg RCC_APB1Periph_TIM2, RCC_APB1Periph_TIM3, RCC_APB1Periph_TIM4,
  1077. * RCC_APB1Periph_TIM5, RCC_APB1Periph_TIM6, RCC_APB1Periph_TIM7,
  1078. * RCC_APB1Periph_WWDG, RCC_APB1Periph_SPI2, RCC_APB1Periph_SPI3,
  1079. * RCC_APB1Periph_USART2, RCC_APB1Periph_USART3, RCC_APB1Periph_USART4,
  1080. * RCC_APB1Periph_USART5, RCC_APB1Periph_I2C1, RCC_APB1Periph_I2C2,
  1081. * RCC_APB1Periph_USB, RCC_APB1Periph_CAN1, RCC_APB1Periph_BKP,
  1082. * RCC_APB1Periph_PWR, RCC_APB1Periph_DAC, RCC_APB1Periph_CEC,
  1083. * RCC_APB1Periph_TIM12, RCC_APB1Periph_TIM13, RCC_APB1Periph_TIM14
  1084. * @param NewState: new state of the specified peripheral clock.
  1085. * This parameter can be: ENABLE or DISABLE.
  1086. * @retval None
  1087. */
  1088. void RCC_APB1PeriphResetCmd(uint32_t RCC_APB1Periph, FunctionalState NewState)
  1089. {
  1090. /* Check the parameters */
  1091. assert_param(IS_RCC_APB1_PERIPH(RCC_APB1Periph));
  1092. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1093. if (NewState != DISABLE)
  1094. {
  1095. RCC->APB1RSTR |= RCC_APB1Periph;
  1096. }
  1097. else
  1098. {
  1099. RCC->APB1RSTR &= ~RCC_APB1Periph;
  1100. }
  1101. }
  1102. /**
  1103. * @brief Forces or releases the Backup domain reset.
  1104. * @param NewState: new state of the Backup domain reset.
  1105. * This parameter can be: ENABLE or DISABLE.
  1106. * @retval None
  1107. */
  1108. void RCC_BackupResetCmd(FunctionalState NewState)
  1109. {
  1110. /* Check the parameters */
  1111. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1112. *(__IO uint32_t *) BDCR_BDRST_BB = (uint32_t)NewState;
  1113. }
  1114. /**
  1115. * @brief Enables or disables the Clock Security System.
  1116. * @param NewState: new state of the Clock Security System..
  1117. * This parameter can be: ENABLE or DISABLE.
  1118. * @retval None
  1119. */
  1120. void RCC_ClockSecuritySystemCmd(FunctionalState NewState)
  1121. {
  1122. /* Check the parameters */
  1123. assert_param(IS_FUNCTIONAL_STATE(NewState));
  1124. *(__IO uint32_t *) CR_CSSON_BB = (uint32_t)NewState;
  1125. }
  1126. /**
  1127. * @brief Selects the clock source to output on MCO pin.
  1128. * @param RCC_MCO: specifies the clock source to output.
  1129. *
  1130. * For @b STM32_Connectivity_line_devices, this parameter can be one of the
  1131. * following values:
  1132. * @arg RCC_MCO_NoClock: No clock selected
  1133. * @arg RCC_MCO_SYSCLK: System clock selected
  1134. * @arg RCC_MCO_HSI: HSI oscillator clock selected
  1135. * @arg RCC_MCO_HSE: HSE oscillator clock selected
  1136. * @arg RCC_MCO_PLLCLK_Div2: PLL clock divided by 2 selected
  1137. * @arg RCC_MCO_PLL2CLK: PLL2 clock selected
  1138. * @arg RCC_MCO_PLL3CLK_Div2: PLL3 clock divided by 2 selected
  1139. * @arg RCC_MCO_XT1: External 3-25 MHz oscillator clock selected
  1140. * @arg RCC_MCO_PLL3CLK: PLL3 clock selected
  1141. *
  1142. * For @b other_STM32_devices, this parameter can be one of the following values:
  1143. * @arg RCC_MCO_NoClock: No clock selected
  1144. * @arg RCC_MCO_SYSCLK: System clock selected
  1145. * @arg RCC_MCO_HSI: HSI oscillator clock selected
  1146. * @arg RCC_MCO_HSE: HSE oscillator clock selected
  1147. * @arg RCC_MCO_PLLCLK_Div2: PLL clock divided by 2 selected
  1148. *
  1149. * @retval None
  1150. */
  1151. void RCC_MCOConfig(uint8_t RCC_MCO)
  1152. {
  1153. /* Check the parameters */
  1154. assert_param(IS_RCC_MCO(RCC_MCO));
  1155. /* Perform Byte access to MCO bits to select the MCO source */
  1156. *(__IO uint8_t *) CFGR_BYTE4_ADDRESS = RCC_MCO;
  1157. }
  1158. /**
  1159. * @brief Checks whether the specified RCC flag is set or not.
  1160. * @param RCC_FLAG: specifies the flag to check.
  1161. *
  1162. * For @b STM32_Connectivity_line_devices, this parameter can be one of the
  1163. * following values:
  1164. * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready
  1165. * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready
  1166. * @arg RCC_FLAG_PLLRDY: PLL clock ready
  1167. * @arg RCC_FLAG_PLL2RDY: PLL2 clock ready
  1168. * @arg RCC_FLAG_PLL3RDY: PLL3 clock ready
  1169. * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready
  1170. * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready
  1171. * @arg RCC_FLAG_PINRST: Pin reset
  1172. * @arg RCC_FLAG_PORRST: POR/PDR reset
  1173. * @arg RCC_FLAG_SFTRST: Software reset
  1174. * @arg RCC_FLAG_IWDGRST: Independent Watchdog reset
  1175. * @arg RCC_FLAG_WWDGRST: Window Watchdog reset
  1176. * @arg RCC_FLAG_LPWRRST: Low Power reset
  1177. *
  1178. * For @b other_STM32_devices, this parameter can be one of the following values:
  1179. * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready
  1180. * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready
  1181. * @arg RCC_FLAG_PLLRDY: PLL clock ready
  1182. * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready
  1183. * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready
  1184. * @arg RCC_FLAG_PINRST: Pin reset
  1185. * @arg RCC_FLAG_PORRST: POR/PDR reset
  1186. * @arg RCC_FLAG_SFTRST: Software reset
  1187. * @arg RCC_FLAG_IWDGRST: Independent Watchdog reset
  1188. * @arg RCC_FLAG_WWDGRST: Window Watchdog reset
  1189. * @arg RCC_FLAG_LPWRRST: Low Power reset
  1190. *
  1191. * @retval The new state of RCC_FLAG (SET or RESET).
  1192. */
  1193. FlagStatus RCC_GetFlagStatus(uint8_t RCC_FLAG)
  1194. {
  1195. uint32_t tmp = 0;
  1196. uint32_t statusreg = 0;
  1197. FlagStatus bitstatus = RESET;
  1198. /* Check the parameters */
  1199. assert_param(IS_RCC_FLAG(RCC_FLAG));
  1200. /* Get the RCC register index */
  1201. tmp = RCC_FLAG >> 5;
  1202. if (tmp == 1) /* The flag to check is in CR register */
  1203. {
  1204. statusreg = RCC->CR;
  1205. }
  1206. else if (tmp == 2) /* The flag to check is in BDCR register */
  1207. {
  1208. statusreg = RCC->BDCR;
  1209. }
  1210. else /* The flag to check is in CSR register */
  1211. {
  1212. statusreg = RCC->CSR;
  1213. }
  1214. /* Get the flag position */
  1215. tmp = RCC_FLAG & FLAG_Mask;
  1216. if ((statusreg & ((uint32_t)1 << tmp)) != (uint32_t)RESET)
  1217. {
  1218. bitstatus = SET;
  1219. }
  1220. else
  1221. {
  1222. bitstatus = RESET;
  1223. }
  1224. /* Return the flag status */
  1225. return bitstatus;
  1226. }
  1227. /**
  1228. * @brief Clears the RCC reset flags.
  1229. * @note The reset flags are: RCC_FLAG_PINRST, RCC_FLAG_PORRST, RCC_FLAG_SFTRST,
  1230. * RCC_FLAG_IWDGRST, RCC_FLAG_WWDGRST, RCC_FLAG_LPWRRST
  1231. * @param None
  1232. * @retval None
  1233. */
  1234. void RCC_ClearFlag(void)
  1235. {
  1236. /* Set RMVF bit to clear the reset flags */
  1237. RCC->CSR |= CSR_RMVF_Set;
  1238. }
  1239. /**
  1240. * @brief Checks whether the specified RCC interrupt has occurred or not.
  1241. * @param RCC_IT: specifies the RCC interrupt source to check.
  1242. *
  1243. * For @b STM32_Connectivity_line_devices, this parameter can be one of the
  1244. * following values:
  1245. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  1246. * @arg RCC_IT_LSERDY: LSE ready interrupt
  1247. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  1248. * @arg RCC_IT_HSERDY: HSE ready interrupt
  1249. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  1250. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  1251. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  1252. * @arg RCC_IT_CSS: Clock Security System interrupt
  1253. *
  1254. * For @b other_STM32_devices, this parameter can be one of the following values:
  1255. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  1256. * @arg RCC_IT_LSERDY: LSE ready interrupt
  1257. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  1258. * @arg RCC_IT_HSERDY: HSE ready interrupt
  1259. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  1260. * @arg RCC_IT_CSS: Clock Security System interrupt
  1261. *
  1262. * @retval The new state of RCC_IT (SET or RESET).
  1263. */
  1264. ITStatus RCC_GetITStatus(uint8_t RCC_IT)
  1265. {
  1266. ITStatus bitstatus = RESET;
  1267. /* Check the parameters */
  1268. assert_param(IS_RCC_GET_IT(RCC_IT));
  1269. /* Check the status of the specified RCC interrupt */
  1270. if ((RCC->CIR & RCC_IT) != (uint32_t)RESET)
  1271. {
  1272. bitstatus = SET;
  1273. }
  1274. else
  1275. {
  1276. bitstatus = RESET;
  1277. }
  1278. /* Return the RCC_IT status */
  1279. return bitstatus;
  1280. }
  1281. /**
  1282. * @brief Clears the RCC's interrupt pending bits.
  1283. * @param RCC_IT: specifies the interrupt pending bit to clear.
  1284. *
  1285. * For @b STM32_Connectivity_line_devices, this parameter can be any combination
  1286. * of the following values:
  1287. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  1288. * @arg RCC_IT_LSERDY: LSE ready interrupt
  1289. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  1290. * @arg RCC_IT_HSERDY: HSE ready interrupt
  1291. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  1292. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  1293. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  1294. * @arg RCC_IT_CSS: Clock Security System interrupt
  1295. *
  1296. * For @b other_STM32_devices, this parameter can be any combination of the
  1297. * following values:
  1298. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  1299. * @arg RCC_IT_LSERDY: LSE ready interrupt
  1300. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  1301. * @arg RCC_IT_HSERDY: HSE ready interrupt
  1302. * @arg RCC_IT_PLLRDY: PLL ready interrupt
  1303. *
  1304. * @arg RCC_IT_CSS: Clock Security System interrupt
  1305. * @retval None
  1306. */
  1307. void RCC_ClearITPendingBit(uint8_t RCC_IT)
  1308. {
  1309. /* Check the parameters */
  1310. assert_param(IS_RCC_CLEAR_IT(RCC_IT));
  1311. /* Perform Byte access to RCC_CIR[23:16] bits to clear the selected interrupt
  1312. pending bits */
  1313. *(__IO uint8_t *) CIR_BYTE3_ADDRESS = RCC_IT;
  1314. }
  1315. /**
  1316. * @}
  1317. */
  1318. /**
  1319. * @}
  1320. */
  1321. /**
  1322. * @}
  1323. */
  1324. /******************* (C) COPYRIGHT 2011 STMicroelectronics *****END OF FILE****/